# Preliminary # SAB 8289 Bus Arbiter SAB 8289 8 MHz SAB 8289-1 10 MHz - Provides Multi-Master System Bus Protocol - Synchronizes SAB 8086/SAB 8088 Processors with Multi-Master Bus - Provides Simple Interface with SAB 8288 Bus Controller - Four Operating Modes for Flexible System Configuration - Compatible with Intel Bus Standard MULTIBUS<sup>TM</sup> (MULTIBUS is a trademark of INTEL Corporation USA) - Provides System Bus Arbitration for SAB 8089 IOP in Remote Mode | Pin Configu | ration | | Pin Names | | |-------------|------------|------------|-----------|----------------------| | | ~ <u>_</u> | | 5∅-2 | Status | | 52 ☐ 1 | | 20 🖂 VCC | ĪŌB | I/O Bus Present | | TOB 🗀 2 | | 19 🗀 🔄 | SYSB/RESB | System/Resident Bus | | 3/RESB ( 3 | | 18 🗖 📆 | RESB | Resident Bus Present | | RESB 4 | | 17 CLK | BCLK | Bus Clock | | - | | | INIT | Initialisation | | BCLK 5 | SAB | 16LOCK | BREQ | Bus Request | | INIT [ 6 | 8289 | 15 CROLCK | BPRO | Bus Priority Out | | BREQ 7 | | 14 ANYRQST | BPRN | Bus Priority In | | BPRO 8 | | 13 AEN | CLK | System Clock | | | | <u> </u> | ĀĒN | Address Enable | | BPRN 🗌 9 | | 12 CBRQ | ANYROST | Any Request | | GND 🔲 10 | | 11 🔲 BUSY | CROLCK | Common Request Lock | | <u> </u> | | | CBRQ | Common Bus Request | | | | | LOCK | Bus Lock | | | | | vcc | +5 V | | | | | GND | Ground (0V) | The SAB 8289 Bus Arbiter is a 20-pin, 5-volt-only bipolar component for use with medium to large SAB 8086/SAB 8088 multi-master/multiprocessing systems. The SAB 8289 provides system bus arbitration for systems with multiple bus masters, such as an SAB 8086 CPU with SAB 8089 IOP in its REMOTE mode, while providing bipolar buffering and drive capability. ### **Pin Definitions and Functions** | Symbol | Number | Input (I)<br>Output (O) | Function | | | | |---------------|-----------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | \$Ø, \$1, \$2 | 1, 18, 19 | 1 | Status Input Pins These pins are the status input pins from a SAB 8086, SAB 8088 or SAB 8089 processor. The SAB 8289 decodes these pins to initiate bus request and surrender actions. | | | | | CLK | 17 | I | Clock This is the clock from the SAB 8284A clock chip and serves establish when bus arbiter actions are initiated. | | | | | LOCK | 16 | 1 | Lock LOCK is a processor generated signal which when activated (low) serves to prevent the arbiter from surrendering the multi-master system bus to any other bus arbiter, regardles of its priority. | | | | | CROLCK | 15 | I | Common Request Lock CRQLCK is an active low signal which serves to prevent the arbiter from surrendering the multi-master system bus to an other bus arbiter requesting the bus through the CBRQ inpurpin. | | | | | RESB | 4 | I | Resident Bus RESB is a strapping option to configure the arbiter to operate in systems having both a multi-master system bus and a Resident Bus. When it is strapped high the multi-master system bus is requested or surrendered as a function of the SYSB/RESB input pin. When it is strapped low the SYSB/RESB input is ignored. | | | | | ANYROST | 14 | I | AnyRQST is a strapping option which permits the multimaster system bus to be surrendered to a lower priority arbiter as though it were an arbiter of higher priority (i.e., when a lower priority arbiter requests the use of the multi-master system bus, the bus is surrendered as soon as it is possible). Strapping CBRQ low and ANYRQST high forces the SAB 8289 arbiter to surrender the multi-master system bus after each transfer cycle. Note that when surrender occurs BREQ is driven false (high). | | | | | ĬŎB | 2 | I | IO Bus IOB is a strapping option which configures the SAB 8289 Arbiter to operate in systems having both an IO Bus (Peripheral Bus) and a multimaster system bus. The arbiter requests and surrenders the use of the multimaster system bus as a function of the status line, \$\overline{52}\$. The multi-master system bus is permitted to be surrendered while the processor is performing IO commands and is requested whenever the processor performs a memory command. Interrupt cycles are assumed as coming from the peripheral bus and are treated as would be an IO command. | | | | | AEN | 13 | o | Address Enable AEN is the output of the SAB 8289 Arbiter to the processor's address latches, to the SAB 8288 Bus Controller and SAB 8284A Clock Generator. AEN serves to instruct the Bus Controller and address latches when to tri-state their output drivers. | | | | | Symbol | Number | Input (I)<br>Output (O) | Function | |-----------|--------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYSB/RESB | 3 | | System Bus/Resident Bus SYSB/RESB is an input signal when the arbiter is configured in the S.R. Mode (RESB is strapped high) which serves to determine when the multi-master system bus is requested and when the multi-master system bus surrendering is permitted. The signal is intended to originate from some form of address mapping circuitry such as a decoder or PROM attached to the resident address bus. Signal transitions and glitches are permitted on this pin from Ø1 of T4 to Ø1 to T2 of the processor cycle. During the period from Ø1 of T2 to Ø1 of T4 only clean transitions are permitted on this pin (no glitches). If a glitch does occur the arbiter may capture or miss it, and the multi-master system bus may be requested or surrendered, depending upon the state of the glitch. The arbiter requests the multi-master system bus in the S.R. Mode when the state of the SYSB/RESB pin is high and permits the bus to be surrendered when this pin is low. | | | 1.5 | 1/0 | | | CBRQ | 12 | , | Common Bus Request CBRQ is an input signal which serves to instruct the arbiter if there are any other arbiters of lower priority requesting the use of the multi-master system bus. The CBRQ pins (open-collector output) of all the SAB 8289 Bus Arbiters which are to surrender the multi-master-system bus upon request are connected together. The Bus Arbiter running the current transfer cycle will not itself pull the CBRQ line low. Any other arbiter connected to the CBRQ line can request the multi-master system bus. The arbiter presently running the current transfer cycle drops its BREQ signal and surrenders the bus whenever the proper surrender conditions exist. Strapping CBREQ low and ANYRQST – high allows the multi-master system bus to be surrendered after each transfer cycle. See the pin definition or ANYRQST. | | INIT | 6 | I | Initialize INIT is an active low multimaster system bus input signal which is used to reset all the bus arbiters on the multi-master system bus. After initialization, no arbiters have the use of the multi-master system bus. | | BČLK | 5 | ŀ | Bus Clock BCLK is the multi-master system bus clock to which all multimaster system bus interface signals are synchronized. | | BREQ | 7 | 0 | Bus Request BREQ is an active low output signal in the parallel Priority Resolving Scheme which the arbiter activates to request the use of the multi-master system bus. | | BPRN | 9 | I | Bus Priority In BPRN is the active low signal returned to the arbiter to instruct it that it may acquire the multimaster system bus on the next falling edge of BCLK. BPRN indicates to the arbiter that it is the highest priority requesting arbiter presently on the bus. The loss of BPRN instructs the arbiter that it has loss priority to a higher priority arbiten | ### Pin Definitions and Functions (continued) | Symbol | Number | Input (I)<br>Output (O) | Function | |--------|--------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BPRO | 8 | 0 | Bus Priority Out BPRO is an active low output signal which is used in the serial priority resolving scheme where BPRO is daisy chained to BPRN of the next lower priority arbiter. | | BUSY | 11 | 1/0 | Busy BUSY is an active low open collector multi-master system bus interface signal which is used to instruct all the arbiters on the bus when the multi-master system bus is available. When the multi-master system bus is available the highest requesting arbiter (determined by BPRN) seizes the bus and pulls BUSY low to keep other arbiters off of the bus. When the arbiter is done with the bus it releases the BUSY signal permitting it to go high and thereby allowing another arbiter to acquire the multi-master system bus. | | VCC | 20 | 1 | Power Supply (+5 V ± 10%) | | GND | 10 | Ţı | Ground (OV) | ### **Functional Description** The SAB 8289 Bus Arbiter operates in conjunction with the SAB 8288 Bus Controller to interface SAB 8086/SAB 8088/ SAB 8089 processors to a multi-master system bus (both the SAB 8086 and the SAB 8088 are configured in their max mode). The processor is unaware of the arbiter's existence and issues commands as though it has exclusive use of the system bus. If the processor does not have the use of the multi-master system bus, the arbiter prevents the Bus Controller (SAB 8288), the data transceivers and the address latches from accessing the system bus (e.g. all bus driver outputs are forced into the high impedance state). Since the command sequence was not issued by the SAB 8288, the system bus will appear as "Not Ready" and the processor will enter wait states. The processor will remain in Wait until the Bus Arbiter acquires the use of the multi-master system bus whereupon the arbiter will allow the bus controller, the data transceivers, and the address latches to access the system. Typically, once the command has been issued and a data transfer has taken place, a transfer acknowledge (XACK) is returned to the processor to indicate "READY" from the accessed slave device. The processor then completes its transfer cycle. Thus the arbiter serves to multiplex a processor (or bus master) onto a multi-master system bus and avoid contention problems between bus masters. ### Arbitration between Bus Masters In general, higher priority masters obtain the bus when a lower priority master completes its present transfer cycle. Lower priority bus masters obtain the bus when a higher priority master is not accessing the system bus. A strapping option (ANYRQST) is provided to allow the arbiter to surrender the bus to a lower priority master as though it were a master of higher priority. If there are no other bus masters requesting the bus, the arbiter maintains the bus so long as its processor has not entered the HALT State. The arbiter will not voluntarily surrender the system bus and has to be forced off by another master's bus request, the HALT State being the only exception. Additional strapping options permit other modes of operation wherein the multimaster system bus is surrendered or requested under different sets of conditions. ### **Modes of Operation** There are two types of processors in the SAB 8086 family, An Input/Output processor (the SAB 8089 IOP) and the SAB 8086/SAB 8088 CPUs. Consequently, there are two basic operating modes in the SAB 8289 bus arbiter. One, the IOB (I/O Peripheral Bus) mode, permits the processor access to both an I/O Peripheral Bus and a multi-master system bus. The second, the RESB (Resident Bus mode), permits the processor to communicate over both a Resident Bus and a multi-master system bus. An I/O Peripheral Bus is a bus where all devices on that bus, including memory, are treated as I/O devices and are addressed by I/O commands. All memory commands are directed to another bus, the multi-master system bus. A Resident Bus can issue both memory and I/O commands, but it is a distinct and separate bus from the multi-master system bus. The distinction is that the Resident Bus has only one master, providing full availability and being dedicated to that one master. The IOB strapping option configures the SAB 8289 Bus Arbiter into the IOB mode and the strapping option RESB configures it into the RESB mode. It might be noted at this point that if both strapping options are strapped false, the arbiter interfaces the processor to a multi-master system bus only. With both options strapped true, the arbiter interfaces the processor to a multi-master system bus, a Resident Bus, and an I/O Bus. In the IOB mode, the processor communicates and controls a host of peripherals over the Peripheral Bus. When the I/O Processor needs to communicate with system memory, it does so over the system memory bus. The SAB 8086 and SAB 8088 processor can communicate with a Resident Bus and a multimaster system bus. Two bus controllers and only one Bus Arbiter would be needed in such a configuration. In such a system configuration the processor would have access to memory and peripheral of both busses. Memory mapping techniques are applied to select which bus is to be accessed. The SYSB/RESB input on the arbiter serves to instruct the arbiter as to whether or not the system bus is to be accessed. The signal connected to SYSB/RESB also enables or disables commands from one of the bus controllers. ### Summary of SAB 8289 Modes, Requesting and Relinquisting the Multi-master system bus | | | es Fro | 999 | IOB Mode<br>Only | | ode) Only<br>RESB=High | | RESB Mode<br>RESB=High | Single Bus Mode IOB=High RESB=Low | |-----------------|------------|--------|------------|----------------------|-----------|------------------------|-----------|------------------------|-----------------------------------| | | <u>\$2</u> | S1 | <u>\$0</u> | IOB=Low | SYSB/RESB | SYSB/RESB | SYSB/RESB | SYSB/RESB | | | | | | 8389 | 00.00.000000 0.00000 | =High | =Low | ≕High | =Low | | | I/O | 0 | 0 | 0 | x | 5.5% | × | × | x | | | <b>COMMANDS</b> | 0 | 0 | 1 | × | | × | × | x | | | | 0 | 1 | 0 | × | | х | × | × | <u></u> | | HALT | 0 | 1 | 1 | × | х | х | x | x | × | | MEM | 1 | 0 | 0 | | ] | x | | × | | | COMMANDS | 1 | 0 | 1 | | | x | | x | | | | 1 | 1 | 0 | | | x | | × | | | IDLE | 1 | 1 | 1 | × | × | × | х | × | × | ### NOTE x = Multi-Master System Bus is allowed to be Surrendered. | | Pin | Multi-Master System Bus | | | | | |---------------------------------|-----------------------|-------------------------------------------------|------------------------------------------------------------------|--|--|--| | Mode | Strapping | Requested** | Surrendered* | | | | | Single Bus<br>Multi-Master Mode | IOB=High<br>RESB=Low | Whenever the processor's status lines go active | HLT+TIeCBRQ+HPBRQ*** | | | | | RESB Mode Only | IOB=High<br>RESB=High | SYSB/RESB=High●<br>ACTIVE STATUS | (SY\$B/RESB=Low+TI)◆<br>CRBQ+HLT+HPBRQ | | | | | IOB Mode Only | IOB=Low<br>RESB=Low | Memory Commands | (I/O Status+TI)•CBRQ+<br>HLT+HPBRQ | | | | | IOB Mode•RESB Mode | IOB=Low<br>RESB=High | (Memory Command) (SYSB/RESB=High) | ((I/O Status Commands)+<br>SYSB/RESB=LOW))•CBRQ<br>+HPBRQ***+HLT | | | | ### NOTES: - \*LOCK prevents surrender of Bus to any other arbiter, CRQLCK prevents surrender of Bus to any lower priority arbiter. - \*\*Except for HALT and Passive or IDLE Status. - \*\*\*HPBRQ, Higher priority Bus request or BPRN=1. - 1. IOB Active Low. - 2. RESB Active High. - 3. +is read as "OR" and as "AND". - 4. TI=Processor Idle Status \$\overline{\S2}\$, \$\overline{\S1}\$, \$\overline{\S0}=111 - 5. HLT=Processor Halt Status \$\overline{S2}\$, \$\overline{S1}\$, \$\overline{S0}\$ = 011 ### **Absolute Maximum Ratings\*** Ambient Temperature Under Bias 0 to 70°C Storage Temperature -65 to 150°C All Output and Supply Voltages -0.5 to 7 V All Input Voltages -1.0 to 5.5 V Power Dissipation 1.5 Watt ### **D.C. Characteristics** 7A = 0 to $70^{\circ}C$ , $VCC = 5 V \pm 10\%$ | | _ | Limi | t Values | 11 | Test Condition | | |--------------|----------------------------------------------|--------|----------------|------------|-------------------------------------|--| | Symbol | Parameter | Min. | Max. | Unit | | | | VC | Input Clamp Voltage | | - 1.0 | V | VCC=4.5 V, /C=-5 mA | | | /F | Input Forward Current | | -0.5 | mA | VCC=5.5 V, VF=0.45 V | | | /R | Reverse Input Leakage Current | | 60 | μА | VCC=5.5 V, VR=5.5 V | | | VOL | Output Low Voltage BUSY, CBRQ AEN BPRO, BREQ | | 0.45 | V | IOL=20 mA<br>IOL=16 mA<br>IOL=10 mA | | | VOH | OH Output High Voltage BUSY, CBRQ | | Open Collector | | | | | | All Other Outputs | 2.4 | ] | V | /OH=400 μA | | | /CC | Power Supply Current | _ | 165 | mA | \$ 31 3 2 100 C | | | VIL | Input Low Voltage | - Sani | 0.8 | ., | 7 | | | VIH | Input High Voltage | 2.0 - | | <b>-</b> V | | | | Cin Status | Input Capacitance | | 25 | | | | | Cin (Others) | Input Capacitance | | 12 | → pF | 200 80 90 9000 90 9000 | | <sup>\*)</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended perods may affect device reliability. ### A.C. Characteristics 7A = 0 to 70°C, $VCC = 5 V \pm 10\%$ ### **Timing Requirements** | | - 2000000 | Limit Values | | | | Unit | Test Condition | | |--------|----------------------------|-------------------|-----------------|-------------------|-----------------|----------|-----------------|--| | Symbol | Parameter | SAB 8289 | | SAB | 3289-1 | Onit | lest condition | | | | | Min. | Max. | Min. | Max. | | | | | TCLCL | CLK Cycle Period | 125 | | 100 、 | | | | | | TCLCH | CLK Low Time | 65 | - | 53 | - | | | | | TCHCL | CLK High Time | 35 | | 35 | | | | | | TSVCH | Status Active-Setup | 65 | TCLCL-10 | 55 | TCLCL-10 | | | | | TSHCL | Status Inactive-Setup | 50 | TOLOR | 45 | TODGE-10 | | | | | THVCH | Status Active Hold | 10 | | 10 | | | | | | THVCL | Status Inactive Hold | | 1 | 10 | | | No. of Contract | | | TBYSBL | Busy†↓Setup to BCLK↓ | 20 | - | 20 | _ | | | | | TCBSBL | CBRQ↑↓Setup to BCLK↓ | 20 | 1 | 20 | | ns | | | | TBLBL | BCLK Cycle Time | 100 | | 100 | | | | | | TBHCL | BCLK High Time | 30 | 0.65<br>[TBLBL] | 30 | 0.65<br>[TBLBL] | <u> </u> | | | | TCLLL1 | LOCK Inactive Hold | 10 | | 10 | | | | | | TCLLL2 | LOCK Active Setup | 40 | | 40 | | | 1 | | | TPNBL | BPRN↓↑ to BCLK Setup Time | 15 | _ | 15 | _ | | | | | TCLSR1 | SYSB/RESB Setup | 0 | | 0 | | | | | | TCLSR2 | SYSB/RESB Hold | 20 | | 20 | | | | | | TNIH | Initialization Pulse Width | 3TBLBL+<br>3TCLCL | | 3TBLBL+<br>3TCLCL | | | | | | TILIH | Input Rise Time | | 20 | _ | 20 | | From 0.8 to 2.0 | | | TIHIL | Input Fall Time | | 12 | | 12 | | From 2.0 to 0.3 | | $<sup>\</sup>uparrow \downarrow$ Denotes the spec applies to both transitions of the signal. ### A.C. Testing Input/Output Waveform Input/Output A.C. Testing: Inputs are driven at 2.4 V for a logic "1" and 0.45 V for a logic "0". The clock is driven at 4.3 V and 0.25 V. Timing measurements are made at 1.5 V for both a logic "1" and "0". ### **Timing Responses** | ~ | B. Santana | Limi | t Values | 1.1 | Tank Condition | | |--------|----------------------------------|--------|----------|------|-------------------|--| | Symbol | Parameter | Min. | Max. | Unit | Test Condition | | | TBLBRL | BCLK to BREQ Delay↓↑ | | 35 | | | | | TBLPOH | BCLK to BPRO↓↑¹) | | 40 | | | | | TPNPO | BPRN↓↑ to BPRO↓↑ Delay" | | 25 | | _ | | | TBLBYL | BCLK to BUSY Low | | 60 | ] - | | | | TBLBYH | BCLK to BUSY Float <sup>2)</sup> | 200000 | 35 | | | | | TCLAEH | CLK to AEN High | 1-1 | 65 | กร | | | | TBLAEL | BCLK to AEN Low | | 40 | | | | | TBLCBL | BCLK to CBRQ Low | | 60 | | | | | TBLCRH | BCLK to CBRQ Float <sup>21</sup> | | 35 | | | | | TOLOH | Output Rise Time | | 20 | | From 0.8 to 2.0 V | | | TOHOL | Output Fall Time | 80 8 | 12 | 1 | From 2.0 to 0.8 V | | $<sup>\</sup>downarrow\uparrow$ Denotes the spec applies to both transitions of the signal. Siemens Aktiengesellschaft NOTES: 1) BCLK generates the first BPRO wherein subsequent BPRO changes lower in the chain are generated through BPRON. 2) Measured at 0.5 V above GND. ### NOTES: - 1. LOCK active can occur during any state, as long as the relationships shown above with respect to the CLK are maintained. - **LOCK** inactive has not critical time and can be asynchronous. - CROLCK has no critical timing and is considered an asynchronous input signal. - 2. Glitching of SYSB/RESB pin is permitted during this time. After I 2 of T1, and before I 1 of T4, SYSB/RESB should be stable. - 3. AEN leading edge is related to BCLK, trailing edge to CLK. The trailing edge of AEN occurs after bus priority is lost. ### **Additional Notes:** The signals related to CLK are typical processor signals, and do not relate to the depicted sequence of events of the signals referenced to BCLK. The signals shown related to the BCLK represent a hypothetical sequence of events for illustration. Assume 3 bus arbiters of priorities 1, 2 and 3 configured in serial priority resolving scheme as shown in Figure 6. Assume arbiter has the bus and is holding busy low. Arbiter #2 detects its processor wants the bus and pulls low BREQ#2. If BPRN#2 is high (as shown), arbiter #2 will pull low CBRQ line. CBRQ signals to the higher priority arbiter #1 that a lower priority arbiter wants the bus. [A higher priority arbiter would be granted BPRN when it makes the bus request rather than having to wait for another arbiter to release the bus through CBRQ].\*\* Arbiter #1 will relinquish the multi-master system bus when it enters a state not requiring it (see Table 1), by lowering its BPRO#1 (tied to BPRN#2) and releasing BUSY. Arbiter #2 now sees that it has priority from BPRN#2 being low and releases CBRQ. As soon as BUSY signifies the bus is available (high), arbiter #2 pulls BUSY low on next falling edge of BCLK. Note that if arbiter #2 didn't want the bus at the time it received priority, it would pass priority to the next lower priority arbiter by lowering its BPRO#2 [TPNPO]. \*\*Note that even a higher priority arbiter which is acquiring the bus through BPRN will momentarily drop CBRQ until it has acquired the bus. ### **Package Outline** ### **SAB 8289** ## **Ordering Information** | Component | Description | Ordering Code | |--------------|------------------------------|---------------| | SAB 8289-P | Bus-Arbiter 8 MHz (plastic) | Q67020-Y74 | | SAB 8289-1-P | Bus-Arbiter 10 MHz (plastic) | Q67120-Y85 |