MAB84X1 MAF84X1 MAF84AX1 FAMILY # SINGLE-CHIP 8-BIT MICROCONTROLLER #### DESCRIPTION The MAB84X1 family of microcontrollers is fabricated in NMOS. The family consists of 5 devices: - MAB8401 - 128 bytes RAM, external program memory, with 8-bit LED-driver (10mA), emulation of MAB/F8422/42\* possible - MAB/MAF8421 − 2K bytes ROM/64 bytes RAM plus 8-bit LED-driver - MAB/MAF8441 4K bytes ROM/128 bytes RAM plus 8-bit LED-driver - MAB/MAF8461 6K bytes ROM/128 bytes RAM plus 8-bit LED-driver Each version has 20 quasi-bidirectional I/O port lines, one serial I/O line, one single-level vectored interrupt, an 8-bit timer/event counter and on-board clock oscillator and clock circuits. Two 20-pin versions, MAB/F8422 and MAB/F8442\* are also available. This microcontroller family is designed to be an efficient controller as well as an arithmetic processor. The instruction set is based on that of the MAB8048. The microcontrollers have extensive bit handling abilities and facilities for both binary and BCD arithmetic. For detailed information see the 84XX family specification. \* See data sheet on MAB/F8422/42. #### **Features** - 8-bit: CPU, ROM, RAM and I/O in a single 28-lead DIL package - 2K, 4K or 6K ROM bytes plus a ROM-less version - 64 or 128 RAM bytes - 20 quasi-bidirectional I/O port lines - Two testable inputs: one of which can be used to detect zero cross-over, the other is also the external interrupt input - Single level vectored interrupts: external, timer/event counter, serial I/O - Serial I/O that can be used in single or multi-master systems (serial I/O data via an existing port line and clock via a dedicated line) - 8-bit programmable timer/event counter - Internal oscillator, generated with inductor, crystal, ceramic resonator or external source - Over 80 instructions (based on MAB8048) all of 1 or 2 cycles - Single 5 V power supply (± 10%) - Operating temperature ranges: 0 to + 70 °C MAB84X1 family -40 to + 85 °C MAF84X1 family only -40 to + 110 °C MAF84AX1 family only ## **PACKAGE OUTLINES** MAB8401B: 28-lead 'Piggy-back' package (with up to 28-pin EPROM on top). MAB8401WP: 68-lead plastic leaded chip-carrier (PLCC) (SOT188). MAB/MAF8421/41/61P: 28-lead DIL; plastic with internal heat spreader (SOT117). MAF84A21/41/61P: 28-lead DIL; plastic with internal heat spreader (SOT117). MAB8421/41/61T: 28-lead mini-pack; plastic (SO28; SOT136A). Fig. 1a Block diagram of the MAB84X1 family. Fig. 1b Replacement for dotted part in Fig. 1a for the MAB8401WP bond-out version. Fig. 1c Replacement of dotted part in Fig. 1a for the MAB8401B 'Piggy-back' version. ## **PINNING** Fig. 2 Pinning diagram for mask-programmable devices MAB8421, MAB8441, MAB8461 and for MAB8401 'Piggy-back' version bottom pinning (for top pinning see Fig. 3). ## PINNING DESIGNATION | V <sub>SS</sub><br>V <sub>CC</sub> | 14<br>28 | Ground Power supply, + 5 V | |------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------| | P0.0 — P0.7 | 4 11 | Port 0, 8-bit quasi-bidirectional I/O port | | P1.0 — P1.7 | 18 – 25 | Port 1, 8-bit quasi-bidirectional I/O port with 8-bit LED driver | | P2.0 - P2.3 | 26, 27, 1, 2 | Port 2, 4-bit quasi-bidirectional I/O port; SDA/P2.3 is the serial data I/O in serial I/O mode | | SCLK | 3 | Bidirectional clock for serial I/O | | INT/TO | 12 | External interrupt input (sensitive to a negative-going edge min LOW > 7 clock pulses, min HIGH > 4 clock pulses), testable using the JTO | | | | or JNT0 instructions. | | T1 | 13 | Input pin, testable using the JT1 or JNT1 instructions. It can be | | | | designated as event counter input using the STRT CNT instruction. It can also be used to detect zero cross-over of slowly moving AC inputs. | | RESET | 17 | Input to initialize the processor (active HIGH). | | XTAL1 | 15 | Connection to timing component (crystal) that determines the | | | | frequency of the internal oscillator. It is also the input for an external clock source. | | XTAL2 | 16 | Connection to other side of the timing component. | 2-5 ## MAB8401B (top pinning) | | | | | - | |-----------------|----|----|--------|-----------------| | v <sub>cc</sub> | 1 | U | 28 | v <sub>cc</sub> | | A12 | 2 | | 27 | vcc | | Α7 | 3 | | 26 | Уcc | | Α6 | 4 | | 25 | АВ | | АБ | 5 | | 24 | А9 | | Α4 | 6 | | 23 | A11 | | А3 | 7 | | 22 | v <sub>SS</sub> | | A2 | 8 | | 21 | A10 | | Α1 | 9 | | 20 | PSEN | | Α0 | 10 | | 19 | D7 | | D0 | 11 | | 18 | D6 | | D1 | 12 | | 17 | D5 | | D2 | 13 | | 16 | D4 | | v <sub>SS</sub> | 14 | | 15 | D3 | | l | | 72 | 286139 | | | | | | | | ## **PIN DESIGNATION** | designation | pin | function | |-----------------|---------------|----------------------| | V <sub>SS</sub> | 14, 22 | Ground | | VCC | 1, 26–28 | Power supply, +5 V | | A0-A12 | 10-3, 25, | | | | 24, 21, 23, 2 | Address outputs | | D0-D7 | 11–13, | | | | 15 <b>–19</b> | Data inputs | | PSEN | 20 | Program store enable | Fig. 3 Pinning diagram for MAB8401B 'Piggy-back' version top pinning (for bottom pinning see Fig. 2); to access a 2732 or 2764 EPROM. #### Note Access times for ROMS/EPROMS to be below 1 $\mu$ s. Fig. 3a Connection of EPROM to 'Piggy-back' package MAB8401B. Fig. 4 Pinning diagram; PLCC. ## **CHIP CARRIER DESIGNATION** | designation | pad no. | function . | |-----------------|--------------|------------------------------------------------------------------------------------------------------------| | V <sub>SS</sub> | 35 | Ground | | vcc | 68 | Power supply, + 5 V | | P0.0 - P0.7 | 4-5, 12-17 | Port 0, 8-bit quasi-bidirectional I/O port | | P1.0 - P1.7 | 56-59, 62-65 | Port 1, 8-bit quasi-bidirectional I/O port with 8-bit LED driver | | P2.0 P2.3 | 66, 67, 1, 2 | Port 2, 4-bit quasi-bidirectional I/O port; SDA/P2.3 is | | | | the serial data I/O in serial I/O mode | | SCLK | 3 | Bidirectional clock for serial I/O | | INT/T0 | 20 | External interrupt input (sensitive to a negative-going edge), testable using the JTO or JNTO instructions | | T1 | 21 | Input pin, testable using the JT1 or JNT1 instructions. It can be designated as event counter input using the STRT CNT inctruction. It can also be used to detect zero cross-over of slowly moving a.c. | |----------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET<br>XTAL1 | 55<br>53 | inputs. Input to initialize the processor (active HIGH) Connection to timing component (e.g. crystal) that determines the frequency of the internal oscillator. It is also the input for an | | XTAL2<br>EXSI | 54<br>34 | external clock source. Connection to other side of the timing component External serial I/O interrupt (active-LOW) for emulation of MAB/F8422/42. | | A0-A12 | 41—36, 33—28<br>25 | Program memory address outputs (active HIGH); A0 = LSB,<br>A12 = MSB. Address output change after begin $\phi$ 3 of TS8. | | D0-D7 | 22–24, 45–49 | Data input lines (active HIGH) used for reading external program memory. D0 = LSB, D7 = MSB. | | CLK | 51 | Clock output buffered from XTAL2. On the positive-going edge the (internal) $\phi$ clock goes HIGH. | | PSEN | 50 | Program store enable. This signal is used for enabling the external EPROM (e.g. on the 'Piggy-back' version). For emulation, it enables the emulation memory and it indicates machine cycles. Active LOW during TS9,*TS10 of each machine cycle and TS1 of | | C1 | 18 | the following machine cycle. Cycle 1 indication output (active LOW). During emulation, this signal indicates the opcode fetch cycle (useful for external instruction decoding, real-time trace). Active from start of TS10 | | HALT | 52 | of the cycle preceding cycle 1, until the start of TS10 of cycle 1. Halt input (active LOW). If activated, the current instruction is finished and the microcontroller stops execution (HALT mode). | | ĪNTA | 19 | The next program counter address is available on the address bus. Program counter and timer/event counter are no longer updated. The serial I/O finishes the current transmit/receive action and goes into the idle state. Interrupts are not sampled in the HALT mode, they are only sampled when the microcontroller is running. Interrupt routines can be single-stepped as a normal program. Interrupt acknowledge output (active LOW). It indicates any interrupt acception. Active from start of TS8 of the interrupted cycle, until start of TS7 of the second cycle of the (internally forced 'CALL vector address' instruction. During INTA active, the address bus shows the address that has been saved in the stack (return address); the C1 output indicates opcode fetch cycles as | | EMU20 | 6 | if a user CALL was executed.<br>Emulate 20-pin version MAB/F8422/42 (active-LOW). | <sup>\*</sup> TS = Time slot, where 10 TS = 1 cycle. #### FUNCTIONAL DESCRIPTION (for more detail see 84XXX family specification) ## Bond-out version MAB8401WP The bond-out version is a microcontroller that contains no on-board ROM, but has all address and data lines brought out to access an external ROM or EPROM. Thus, this version has more pins than the standard microcontrollers with on-board ROM. It has all the features of the other members of the MAB84X1 family, including emulation facilities for the MAB/F8422/42 (20-pin version). It can address 8K bytes of external ROM. The RAM has 128 bytes. #### Piggy-back version MAB8401B The Piggy-back version is a special package that has standard pinning to the bottom which facilitates insertion as a mask-programmed device. An EPROM is mounted on top in an additional socket. Thus, the total package height is greater than the standard DIL package. Emulation of the 8422/42 is not possible. #### Program and data memory The program memory (ROM) is mask-programmed at our factory. Because the MAB84X1 family offers a range of ROM capacities to suit the application, ROM expansion is not required. Figure 5 shows the program memory map. Program memory is arranged in banks of 2K bytes, that are selected by SEL MB instructions. Fig. 5 The program memory map. 7284536.6 #### **FUNCTIONAL DESCRIPTION** (continued) The data memory (RAM) consists of 64 or 128 bytes (8-bit words). All locations are indirectly addressable using RAM pointer registers and up to 16 designated location can be addressed directly. The memory also includes an 8-level program counter stack addressed by a 3-bit stack pointer. Figure 6 shows the data memory map. ## On-chip peripheral functions In addition to the CPU and memories, an interrupt system, I/O facilities, and an 8-bit timer/event counter are integrated on-chip to assist the CPU in repetitions, complicated or time-critical tasks. The I/O facilities include the I/O pins, parallel ports and a serial I/O port, consisting of a data line SDA shared with a parallel port line (P2.3), and a dedicated clock line SCLK. #### I/O facilities The MAB84XX family has 23 I/O lines arranged as: - Two parallel ports of 8 lines (P0.0-P0.7, P1.0-P1.7). Each line of Port 1 can sink 10 mA. - A parallel port of 4 lines (P2.0-P2.3). - A serial I/O consisting of a data line shared with a parallel port line (P2.3) and a separate clock line SCLK: - An external interrupt and test input INT/T0, which when used as a test input can be tested by the conditional jump instructions JT0 or JNT0; - A test input T1, which can alter program sequences when tested by conditional jump instructions JT1 or JNT1. T1 can also be used as an input to the timer/event counter or to detect zero cross-over of slowly moving AC signals. All parallel port lines are available in three optional output configurations (except P2.3 — option 1 only): - Option 1; open drain output without pull-up transistor (Fig. 7(a)) - Option 2; open drain output with pull-up transistor (Fig. 7(b)) - Option 3; push-pull output with pull-up transistor (Fig. 7(c)) If the inputs and outputs on a port are mixed (mixed-mode), the inputs should be options 1 or 2 but not option 3. This prevents cross-currents via TR2 and an external connection to ground, while switching the output on the same port and in parallel, masking the inputs with logic 1s. The MAB84X1 family serial I/O interface has been designed to eliminate the heavy processing load imposed upon a normal microcontroller performing serial data transfer. Whereas a normal microcontroller must regularly monitor the serial data bus for the presence of data, the serial I/O interface detects, receives and converts the serial data stream into a parallel format without interrupting the execution of the current program. An interrupt is sent to the microcontroller only when a complete byte is received. Then, the microcontroller reads the data byte in one instruction. Likewise, for transmission, the serial I/O interface performs parallel to serial conversion and subsequent serial output of the data and the microcontroller is only interrupted in the execution of its programmed tasks when a complete byte has been transmitted. The design of the serial I/O interface allows any number of MAB84X1 family devices and peripheral circuits with I<sup>2</sup>C bus compatibility to be interconnected by the two-line serial bus. This is achieved by allocating a specific 7-bit address to each device and ensuring that a device reacts only to a message preceded by its own address or the 'general call' address. Address recognition is performed by the interface hardware so that the microcontroller need only be interrupted when a valid address is received. This saves significant processing time and memory space compared to a conventional microcontroller with a software serial interface. When the address facility is not required, for instance in a system with only two microcontrollers, direct data transfer is possible. In multi-master systems, an automatically invoked arbitration procedure prevents two or more devices transmitting simultaneously. Fig. 7 Quasi-bidirectional I/O interface with (a) open drain output without pull-up transistor, (b) open drain output with pull-up transistor, (c) push-pull output with pull-up transistor. ## Serial I/O interface Figure 8 shows the serial I/O interface. The clock line of the serial bus has exclusive use of pin 3 (SCLK) while the data line shares pin 2 (serial data) with the I/O line P2.3 of port 2. When the serial I/O is enabled, P2.3 is disabled as a parallel port line (P2.3 and SCLK only open drain). The microcontroller and interface communicate via the internal microcontroller bus and the Serial Interrupt Request line. Data and information controlling the operation of the interface are stored in four registers: - data shift register S0, - serial I/O interface status word S1, - serial clock control word S2, - address register S0' ## FUNCTIONAL DESCRIPTION (continued) ## Serial I/O interface (continued) Data shift register SO S0 is the shift register that converts serial data to parallel format and vice versa. A pending interrupt is generated only after a complete byte has been transmitted, or after a complete data byte, specific or general call address has been received. The most significant bit is transmitted first. #### Serial I/O interface status word S1 S1 provides information about the state of the interface and stores interface control information from the microcontroller. The four most significant bits are common to both read and write instructions, with a separate 4 read-only control bits and 4 write-only interface status bits. #### MST and TRX These bits determine the operating mode of the serial I/O interface (Table 2). Table 1 Operating modes of the serial I/O interface. | MST | TRX | mode | |-----|-----|--------------------| | 0 | 0 | slave receiver | | 1 | 0 | master receiver | | 0 | 1 | slave transmitter | | 1 | 1 | master transmitter | **BB**: Bus Busy This bit indicates the status of the bus. PIN: Pending Interrupt Not PIN = '0' indicates that there is an interrupt pending. This causes a Serial Interrupt Request when the serial interrupt mechanism is enabled. ESO: Enable Serial Output The ESO flag enables/disables the serial I/O interface: ESO = logic 1 enables ESO = logic 0 disables ## BC0, BC1 and BC2 These bits indicate the number of bits received or transmitted in a serial data stream. Bits ES0, BC0, BC1 and BC2 can only be written via software. AL: Arbitration Lost The AL flag is set via the hardware when the serial I/O interface, as a master transmitter, loses the bus arbitration procedure. AAS: Addressed As Slave This flag is set via the hardware when the interface detects either its own address or the 'general call' address as the first byte of a transfer and if the interface has been programmed to operate in the address recognition mode. AD0: Address Zero This flag is set via the hardware after the general call address is detected when the interface is operating in the address recognition mode. LRB: Last Received Bit This contains either the last data bit received or, for a transmitting device in the acknowledge mode, the acknowledge from the receiving device. Bits AL, AAS, ADO and LRB can only be read via software. #### Serial clock control register S2 Bits 0 to 4 of S2 are used to set the frequency of the serial clock signal. When a 4,43 MHz crystal is used, the frequency of the serial clock can be varied between 100 kHz and 720 Hz. An asymmetrical clock with a HIGH to LOW ratio of 3 to 1 is produced by setting bit 5. The asymmetrical clock allows a microcontroller more time per clock period for sampling the data line, making the timing of this action less critical. Bit 6 is used to activate the acknowledge mode of the serial I/O. S2 is a write-only register. #### Address register SO' The address register contains the 7-bit address back-up latches and the bit (ALS) used to enable/disable the address recognition mode. Only when ESO = 0 can the address register be written using the MOV SO, A and MOV SO, #data instructions. ### Serial I/O interrupt logic The interrupt logic is enabled by the EN SI instruction and disabled by DIS SI. When the interrupt logic is enabled, a pending interrupt results in a serial I/O interrupt to the controller, causing a jump to location 5 in the ROM. When the logic is disabled, the presence of an interrupt is still indicated by the PIN bit in register S1. Therefore, an interrupt can still be serviced but a vectored interrupt will not occur. ### Interrupt system External events and real-time on-chip peripherals require servicing by the CPU asynchronous to the execution of any particular section of code. To tie the asynchronous activities of these functions to normal program execution, three single-level nested interrupts are provided. Each interrupt vectors to a separate location in the program memory for its service program. Each source can be individually enabled or disabled. When more than one interrupt occurs simultaneously, their priority will be: (1) external, (2) serial I/O and, (3) timer/event counter. An additional external interrupt can be created using the timer/event counter interrupt. 2-13 2-14 August 1990 ## Test input T1 The T1 input line can be used as: - a test input for branch instructions, - an input for zero voltage cross-over detection, - an external input to the event counter. An internal pull-up transistor is provided as a ROM mask option. This is useful when the input is from a switch or standard TTL output. When T1 is used as a test input, the JT1 or JNT1 instructions test for a HIGH or a LOW respectively. When used for zero-cross detection purposes, the T1 input must be coupled through a capacitor of typical value 1 $\mu$ F and operation carried out using the T1 input without the pull-up transistor. The maximum input voltage amplitude is 3 V (peak-to-peak), with a maximum operational frequency of 1 kHz. The T1 input has an on-chip DC offset circuit which self-biases the input to its exact switching level of 1 V. As a consequence a small change will cause a digital transition to occur. The switching level of the T1 input circuit is within the bias voltage of $\pm$ 135 mV. Upon each positive cycle on the pin, the event counter is incremented and an overflow will set the timer flag TF. Zero cross-over detection used in conjunction with the timer/event counter interrupt, is useful in thyristor control of power equipment. Figure 9 illustrates, (a) the input waveform, (b) the input diagram and (c) the on-chip self-stabilized bias. Figure 9 Zero-cross detection circuitry; (a) input waveform, (b) input diagram, (c) on-chip self-stabilized bias. The operation of T1 as an input to the timer/event counter is described under the heading Timer/event counter. #### **High current outputs** Ten pins are provided that can sink high currents: - P2.3 (serial data), pin 2 5 mA at 0,45 V (open drain), 5 mA at 0,45 V (open drain), - SCLK, pin 3 10 mA at 1 V - P1.0 - P1.7 \* #### Timer/event counter An 8-bit binary up-counter is provided. This can count external events, machine cycles divided by 32, or machine cycles directly. When used as a timer, the input to the counter is either the overflow or input of a 5-bit prescaler. When used as an event counter, LOW to HIGH transitions on T1 (pin 13) are counted. The maximum rate at which the counter may be incremented is once every machine cycle (200 kHz for a 5 $\mu$ s machine cycle). Figure 10 illustrates the timer/event counter. Fig. 10 The timer/event counter. Differences between the MAB8021 and MAB8048 microcontrollers, and the MAB84X1 family. | | 8021 | 8048 | 8401,<br>8421, 8441, 8461 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ROM capacity (bytes) RAM capacity (bytes) paralel I/O lines single inputs serial I/O timer prescaler machine cycle time (µs) for clock (MHz) instruction set | 1K<br>64<br>8+8+4<br>1<br>no<br>8 bit<br>mod. 32<br>10<br>3<br>8021 | 1K<br>64<br>8+8+8<br>3<br>no<br>8 bit<br>mod. 32<br>2,5<br>6<br>8048 | ROMIess , 2K, 4K, 6K<br>128, 64, 64, 128, 128<br>8 + 8 + 4<br>2<br>yes, 2-line multi-transmitter<br>8 bit<br>mod. 1 & mod. 32<br>5<br>6<br>8048 with omissions;<br>5 new serial I/O instructions,<br>2 new register instructions;<br>2 new control instructions; | | interrupts | none | 2<br>external<br>timer/<br>event counter | 1 new cond, branch instruction 3 external serial I/O timer/event counter | | no. of pins (DIL) | 28 | 40 | 68 (PLCC), 28 | \* P1.0 to P1.7 may be connected in parallel if their logic outputs are always the same. ## **OSCILLATOR CIRCUITRY** Clock frequency is determined by using the internal oscillator or by connecting an external clock to XTAL1. Where the internal oscillator is used, the frequency is set by a crystal between XTAL1 and XTAL2, or by a ceramic resonator or an inductor, each with two associated capacitors, between XTAL1 and XTAL2 (see Fig. 11a). A machine cycle consists of 10 states, each state being 3 oscillator periods. The common 6 MHz crystal gives a 5 $\mu$ s machine cycle. The MAB84X1 family has dynamic logic, and therefore, for adequate refreshing the oscillator frequency must be at least 1 MHz. - 1. Crystal AT-cut - 2. Ceramic resonator $\begin{array}{l} \text{C1 = C2 = 27 pF} \\ \text{C1 may be trimmed} \\ \text{C}_{\text{p}} \leqslant 6,75 \text{ pF (parasitic capacitance)} \end{array}$ Fig. 11a Quartz crystal or ceramic resonator mode. Fig. 11b LC pi-network. Fig. 11c External drive. ## LC oscillator timing | frequency | C1 = C2 | L | |-----------|---------|--------| | 3,0 MHz | 33 pF | 100 μΗ | | 4,0 MHz | 33 pF | 56 μH | | 4,4 MHz | 33 pF | 47 μH | | 5,0 MHz | 33 pF | 33 μΗ | | 6,0 MHz | 33 pF | 22 μΗ | #### **PROGRAM STATUS WORD** The program status word (PSW) is an 8-bit word in the CPU which stores information about the current status of the microcontroller (Fig. 12). The PSW bits are: ``` bits 0, 1 and 2 - stack pointer bits (SP_0, SP_1, SP_2); bit 3 - prescaler select (PS); 0 = divide-by-32; 1 = no prescaling; bit 4 working register bank select (RBS): 0 = register bank 0 1 = register bank 1; bit 5 not used (1); bit 6 - auxiliary carry (AC): half-carry bit is generated by an ADD instruction and used by the decimal adjust instruction DA A; bit 7 - carry (CY): the carry flag indicates that the previous operation has resulted in an overflow of the accumulator. ``` Fig. 12 Program status word. All bits can be read using MOV A, PSW and bit 3 can be written with MOV PSW, A. Bits 6 and 7 can be set and cleared by CPU operation. Bit 4 is changed by the SEL RB instruction, bit 3 by the MOV PSW, A instruction, and bits 0, 1 and 2 by the CALL, RET or RETR instructions and when an interrupt occurs. Bits 4, 6 and 7 are stored in the program counter stack during subroutine and interrupt calls. These bits are restored to the PSW with RETR (return and restore) instruction. Note: The RET instruction has no restore feature and should not be used at the end of an interrupt because this would leave any further interrupts disabled. The MAB84X1 family has arithmetic, logical and branching capabilities. The DA A, SWAP A, and XCHD instructions simplify BCD arithmetic and the handling of nibbles. The MOVP A,@A instruction permits efficient table look up from the current ROM page. The conditional branch logic within the processor enables several conditions, internal and external to the processor, to be tested by the user's program. Table 2 lists the conditional branch instructions used to change the program execution sequence. The DJNZ instruction decrements a designated register and branches if the contents are not zero. This instruction makes the register an efficient program loop counter. The JMPP @A instruction allows multiway branches to destinations indirectly addressed by the contents of the accumulator. Table 2 Conditional branches | TEST | JUMP CONDITION | JUMP INSTRUCTION | |----------------------|----------------|------------------| | accumulator | 0 or non-zero | JZ, JNZ | | accumulator bit test | 1 | JB0 to JB7 | | carry flag | 0 or 1 | JNC, JC | | timer overflow flag | 1 | JTF | | test input INT | 0 or 1 | JNTO, JTO | | test input T1 | 0 or 1 | JNT1, JT1 | | test flag 0 | 1 | JF0 | | test flag 1 | 1 | JF1 | | register | non-zero | DJNZ | ## RESET A positive-going signal on the RESET input: - sets the program counter to zero, - selects location 0 of memory bank 0, and register bank 0, $\,$ - sets the stack pointer to zero ('000'B); pointing to RAM address 8, - disable the interrupts (external, timer and serial I/O), - stops the timer/event counter, then sets it to zero, - sets the timer prescaler to divide-by-32, - resets the timer flag, - sets all ports to logic '1' (input mode), - sets the serial I/O to slave receiver mode and disables serial I/O. Automatic reset at power-up may be obtained by connecting the RESET pin to $V_{CC}$ through a 1 $\mu$ F capacitor C, together with a diode to $V_{SS}$ (cathode to RESET pin). This arrangement is satisfactory, if both the voltage ( $V_{CC}$ ) rise time and the oscillator start-up time do not exceed either 1 or 10 ms respectively. The power-on reset circuit is shown in figure 13. At power-on the current drawn by RESET commences to charge the capacitor C. The difference between this increasing capacitor voltage and $V_{CC}$ is known as $V_{RESET}$ . The charging circuit is designed to hold $V_{RESET}$ above the lower threshold of a Schmitt trigger arrangement long enough to effect a complete reset. The minimum time required; is the oscillator start-up time plus two machine cycles. Fig. 13 Typical power-on reset circuitry. Fig. 14 Power-on reset input characteristics (typical). ## **INSTRUCTION SET** The instruction set consists of over 80 one and two byte instructions and is based on the MAB8048 instruction set. New instructions include those for serial I/O operation and memory bank selection. Program code efficiency is high because all ROM locations on a 256 byte page require only a single byte address. Table 3 gives the instruction set of the MAB84X1 family and Table 4 shows the instruction map. The following symbols and abbreviations are used. Note: During development of software on a PMDS or similar system, it is important to ensure that no jump instruction (direct or indirect), outreaches the final address range of the device. | symbol | description | |----------|-----------------------------------------------------| | A | the accumulator | | AC | the auxiliary carry flag | | addr | program memory address (11-bits) | | Bb | bit designation (b = 0-7) | | BS | the bank switch | | С | carry flag | | CLK | clock signal | | CNT | event counter | | D | nibble designation (4-bits) | | DBF | program memory bank flip-flop | | data | number or expression (8-bits) | | F0, F1 | flags 0 and 1 | | 1 | interrupt | | INT | external interrupt | | Р | 'in-page' operation designation | | Pp | port designation (p = 1, 2 or $4-7$ ) | | PSW | program status word | | Rr | register designation ( $r = 0, 1 \text{ or } 0-7$ ) | | SP | stack pointer | | T | timer | | TF | timer flag | | T0, T1 | test 0 and 1 inputs | | # | immediate data prefix | | @ | indirect address prefix | | S | current value of program counter | | <b>←</b> | is replaced by | | <b>↔</b> | is exchanged with | Table 3 MAB84XX family instruction set | | mnemonic | opcode<br>(hex.) | bytes/<br>cycles | description | function | | notes | |-----|---------------|------------------|------------------|-----------------------------------------------|----------------------------------------------------------------|---------|-------| | | ADD A, Rr | *9 | 1/1 | Add register contents to A | (A)←(A) + (Rr) | r = 0-7 | - | | | ADD A, @Rr | 60<br>61 | 1/1 | Add RAM data, addressed by Rr, to A | $(A) \leftarrow (A) + ((R0))$<br>$(A) \leftarrow (A) + ((R1))$ | | - | | | ADD A, #data | 03 data | 2/2 | Add immediate data to A | (A) ←(A) + data | | , | | | ADDC A, Rr | 7* | 1/1 | Add carry and register contents to A | (A)←(A) + (Rr) + (C) | r = 0-7 | _ | | | ADDC A, @Rr | 70 | 1/1 | Add carry and RAM data, addressed by Rr, to A | (A)←(A) + ((R0)) + (C)<br>(A)←(A) + ((R1)) + (C) | | _ | | | ADDC A, #data | 13 data | 2/2 | Add carry and immediate data to A | (A)←(A) + data + (C) | | | | | ANL A, Rr | 2* | 1/1 | 'AND' Rr with A | | r = 0-7 | | | 1 | ANL A, @Rr | 20 | 1/1 | 'AND' RAM data, addressed by Rr, with A | (A)←(A) AND ((R0)) | | | | A O | | 12 | | | (A)←(A) AND ((R1)) | | | | TA | | 53 data | 2/2 | 'AND' immediate data with A | (A)←(A) AND data | | | | חר | ORL A, Rr | *4 | 1/1 | 'OR' Rr with A | (A)←(A) OR (Rr) | r = 0-7 | | | COM | ORL A, @Rr | 40 | 1/1 | 'OR' RAM data, addressed by Rr, with A | | - | | | J'C | | - | | | (A) ←(A) OR ((K1)) | | | | 1 | | 43 data | 2/2 | 'OR' immediate data with A | (A)←(A) OR data | | | | | XRL A, Rr | Δ* | 1/1 | 'XOR' Rr with A | (A)←(A) XOR (Rr) | r = 0-7 | | | | XRL A, @Rr | D0<br>D1 | 1/1 | 'XOR' RAM, addressed by Rr, with A | (A)←(A) XOR ((R0))<br>(A)←(A) XOR ((R1)) | | | | | XRL A, #data | D3 data | 2/2 | 'XOR' immediate data with A | (A)←(A) XOR data | | | | | INC A | 17 | 1,1 | increment A by 1 | (A)←(A) + 1 | | | | | DEC A | 07 | 1/1 | decrement A by 1 | (A)←(A) – 1 | | | | | CLR A | 27 | 1/1 | clear A to zero | (A)←0 | | | | | CPL A | 37 | 1/1 | one's complement A | (A)←NOT(A) | | | | | RLA | E7 | 1/1 | rotate A left | $(A_n + 1)^{\leftarrow}(A_n)$<br>$(A_0)^{\leftarrow}(A_7)$ | 9-0 = u | | | notes | 2 | | 2 | 2 | | | | | | | | | | | | | က | | |------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|------------------|-------------------|-----------------------------|--------------------------------------|--------------------------|---------------------------------------|-----------------------------------------------------------|---------------------------|-----------------------------------------------------|---------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------|--------------------------------------------------------| | | 9-0 = u | 9-0 = u | 90 = u | | | r = 0-7 | | | r = 0-7 | | | | r = 0-7 | | | | | | | function | (A <sub>n</sub> + 1)←A <sub>n</sub><br>(A <sub>0</sub> )←(C), (C)←(A <sub>7</sub> ) | $(A_n)^{\leftarrow}(A_n+1)$<br>$(A_7)^{\leftarrow}(A_0)$ | $(A_n) \leftarrow (A_n + 1)$<br>$(A_7) \leftarrow (C), (C) \leftarrow (A_0)$ | | (A4-7)+(A0-3) | (A)←(Rr) | (A)←((R0))<br>(A)←((R1)) | (A)←data | (Rr)←(A) | ((R0))←(A)<br>((R1))←(A) | (Rr)←data | ((R0))←data<br>((R1))←data | (A)↔(Rr) | (A)↔((R0))<br>(A)↔((R1)) | (A <sub>0</sub> _3)↔((R <sub>0</sub> <sub>0</sub> _3))<br>(A <sub>0</sub> _3)↔((R <sub>1</sub> <sub>0</sub> _3)) | (A)←(PSW) | (PSW <sub>3</sub> )←(A <sub>3</sub> ) | (PC <sub>0</sub> _7)←(A), (A)←((PC)) | | description | rotate A left through carry | rotate A right | rotate A right through carry | decimal adjust A | swap nibbles of A | move register contents to A | move RAM data, addressed by Rr, to A | move immediate data to A | move accumulator contents to register | move accumulator contents to RAM location addressed by Rr | move immediate data to Rr | move immediate data to RAM location addressed by Rr | exchange accumulator contents with Rr | exchange accumulator contents with<br>RAM data addressed by Rr | exchange lower nibbles of A and RAM data addressed by Rr | move PSW contents to accumulator | move accumulator bit 3 to PSW3 | move indirectly addressed data in<br>current page to A | | bytes/<br>cycles | 1/1 | 1/1 | 1/1 | 1/1 | 1/1 | 1/1 | 1/1 | 2/2 | 1/1 | 1/1 | 2/2 | 2/2 | 1/1 | 1/1 | 1/1 | 1/1 | 1/1 | 1/2 | | opcode<br>(hex.) | F7 | 77 | 67 | 57 | 47 | * | F0<br>F1 | 23 data | * A | A0<br>A1 | B* data | B0 data<br>B1 data | 2* | 20<br>21 | 30<br>31 | C7 | D7 | A3 | | тпетопіс | RLCA | RR A | RRCA | DAA | SWAP A | MOV A, Rr | MOV A, @Rr | MOV A, #data | MOV Rr, A | MOV @Rr, A | MOV Rr, #data | MOV @Rr, #data | XCH A, Rr | XCH A, @Rr | XCHD A, @Rr | MOV A, PSW | MOV PSW, A | MOVP A, @A | | | cont.) | ) яот | AULA | | DΑ | | | | | | S3/ | OM A | ΤA | a | | | | | | 2 | 2 | | | | | | | | | | | | | | | | | | | | 4 | | |-----------------|----------------------|-------------------------|----------------------------------------------|-------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------|----------------------------------|------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------------------|----------------------------------------------|--------------------------------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------|-----------------------------------------| | | | r = 0-7 | | r = 0 - 7 | | | | r = 0-7 | | | • | p = 0-7 | | | | | | | | | | | | (C)+0 | (C)←NOT(C) | (Rr)←(Rr) + 1 | ((R0))←((R0)) + 1<br>((R1))←((R1)) + 1 | (Rr)←(Rr) 1 | ((R0))←((R0)) −1<br>((R1))←((R1)) −1 | (PC <sub>8</sub> -10)←addr <sub>8</sub> -10<br>(PC <sub>0-7</sub> )←addr <sub>0-7</sub><br>(PC <sub>11-12</sub> )←MBFF 0-1 | (PC <sub>0-7</sub> )←((A)) | $(Rr) \leftarrow (Rr) - 1$<br>if $(Rr)$ not zero $(PC_{0-7}) \leftarrow addr$ | ((R0))←((R0)) −1<br>if ((R0)) not zero (PC <sub>0−7</sub> )←addr | ((R1))←((R1)) −1<br>if (P1)) mot tone (PC = 1/2 add= | 11 ((n 1)) Hot zero (r-0-7)~addr | $ if b = 1: (PC_{0-7}) \leftarrow addr$ | if $C = 1$ : $(PC_{0-7}) \leftarrow addr$ | if $C = 0$ : $(PC_{0-7}) \leftarrow addr$ | if $A = 0$ : $(PC_{0-7}) \leftarrow addr$ | if $A \neq 0$ : $(PC_{0-7}) \leftarrow addr$ | if $T0 = 1$ : $\{PC_{0-7}\} \leftarrow addr$ | if $T0 = 0$ : $(PC_{0-7}) \leftarrow addr$ | if T1 = 1: $(PC_{0-7}) \leftarrow addr$ | if $T1 = 0$ : $(PC_{0-7}) \leftarrow addr$ | if TF = 1: $(PC_{0-7}) \leftarrow addr$ | if TF = 0: $(PC_{0-7}) \leftarrow addr$ | | clear carry bit | complement carry bit | increment register by 1 | increment RAM data, addressed by Rr,<br>by 1 | decrement register by 1 | decrement RAM data, addressed by Rr,<br>by 1 | unconditional jump within a 2K bank | indirect jump within a page | decrement Rr by 1 and jump if not zero to addr | decrement RAM data, addressed by Rr,<br>by 1 and jump if not zero to addr | | | Jump to addr if $Acc.$ bit $b = 1$ | jump to addr if $C = 1$ | jump to addr if $C = 0$ | jump to addr if $A = 0$ | jump to addr if A is NOT zero | jump to addr if $T0 = 1$ | jump to addr if $T0 = 0$ | jump to addr if T1 = 1 | jump to addr if $T1 = 0$ | jump to addr if Timer Flag = 1 | jump to addr if Timer Flag = 0 | | 1/1 | 1/1 | 1/1 | 1/1 | 1/1 | 1/1 | 2/2 | 1/2 | 2/2 | 2/2 | | ć | 7/7 | 2/2 | 2/2 | 2/2 | 2/2 | 2/2 | 2/2 | 2/2 | 2/2 | 2/2 | 2/2 | | 97 | A7 | *- | 10 | <u>*</u> ა | 85 | • 4 address | B3 | E* address | E0 address | E1 address | | | | E6 address | C6 address | 96 address | 36 address | 26 address | 56 address | 46 address | 16 address | 06 address | | CLRC | CPLC | INC Rr | INC @Rr | DEC Rr | DEC@Rr | JMP addr | JMPP @A | DJNZ Rr, addr | DJNZ @Rr, addr | | 200 | JBD addr | JC addr | JNC addr | JZ addr | JNZ addr | JT0 addr | JNT0 addr | JT1 addr | JNT1 addr | JTF addr | JNTF addr | | SĐ' | FLA | | яэта | 3193 | 18 | | | | | H | 1CI | 1A | 88 | | | | | | | | | | | | mnemonic | opcode<br>(hex.) | bytes/<br>cycles | description | function | notes | |--------------------------------------------------|-----------|------------------|------------------|----------------------------------------------------------|-------------------------------------------------------------------------|-------| | | моу А, Т | 42 | 1/1 | move timer/event counter contents to accumulator | (A)←(T) | - | | CONN | MOV T, A | 62 | 1/1 | move accumulator contents to timer/event counter | (T)←(A) | | | | STRT CNT | 45 | 1/1 | start event counter | | | | | STRT T | 55 | 1/1 | start timer | | | | | STOP TCNT | 65 | 1/1 | stop timer/event counter | | | | WF | EN TCNT! | 25 | 1/1 | enable timer/event counter interrupt | | | | 11 | DIS TCNT! | 35 | 1/1 | disable timer/event counter interrupt | | | | <del> </del> | EN I | 05 | 1/1 | enable external interrupt | | | | | DISI | 15 | 1/1 | disable external interrupt | | | | | SEL RB0 | C5 | 1/1 | select register bank 0 | (RBS)←0 | 2 | | ОЯ | SEL RB1 | D5 | 1/1 | select register bank 1 | (RBS)←1 | ເດ | | | SEL MB0 | E5 | 1/1 | select program memory bank 0 | (MBFF0)←0, (MBFF1)←0 | | | | SEL MB1 | F5 | 1/1 | select program memory bank 1 | (MBFF0)←1, (MBFF1)←0 | | | | SEL MB2 | A5 | 1/1 | select program memory bank 2 | (MBFF0)←0, (MBFF1)←1 | | | | SEL MB3 | B5 | 1/1 | select program memory bank 3 | (MBFF0)←1, (MBFF1)←1 | | | | CALL addr | ▲ 4 address 2/2 | 2/2 | jump to subroutine | ((SP))←(PC), (PSW4, 6, 7)<br>(SP)←(SP) + 1 | 9 | | ЭИТИС | | | | | (PC9_10)←addr8_10<br>(PC0_7)←addr0_7<br>(PC <sub>11</sub> _12)←MBFF 0_1 | | | SHBU | RET | 83 | 1/2 | return from subroutine | (SP)←(SP) -1<br>(PC)←((SP)) | 9 | | <br>S | RETR | 93 | 1/2 | return from interrupt and restore<br>bits 4, 6, 7 of PSW | (SP)←(SP) – 1<br>(PSW4, 6, 7) + (PC)←((SP)) | 9 | | | IN A, Pp | 80 | 1/2 | input port p data to accumulator | (A)←(P0) | | |------|----------------------------|--------------------|-----|-----------------------------------------|------------------------------------------|----------| | TU | | 60 | | | | | | ŧΤU | A del Tilo | ξ α | 1,2 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | (A) ← (P2) | _ | | O/T | ,<br>, | 3 65 | 7/1 | output accumulator data to port p | (PU)←(A)<br>(P1)←(A) | | | bn. | | 3A | | | (P2)←(A) | | | NI | ANL Pp, #data | 98 data | 2/2 | AND port p data with immediate data | (P0)←(P0) AND data | - | | 137 | | 99 data<br>9A data | | | (P1)←(P1) AND data<br>(P2)←(P2) AND data | | | IAA | ORL Pp, #data | 88 data | 2/2 | OR port p data with immediate data | (PO) + (PO) OB data | | | ΑЧ | | 89 data | | | (P1) ←(P1) OR data | | | | | 8A data | | | (P2) ←(P2) OR data | | | | OUTL PO,A | 06 | 1/2 | Output accumulator data to port $\phi$ | (P0)←(A) 9 | 6 | | | MOV A, S <sub>n</sub> | 20 | 1/2 | move serial I/O register contents to | (A)←(SO) | | | Tυ | | 00 | | accumulator | (A)←(S1) 8 | <b>∞</b> | | dΤί | MOV S <sub>n</sub> , A | 30 | 1/2 | move accumulator contents to serial | (S0)←(A) | | | no. | | 3D | | I/O register | (S1)←(A) | | | \T( | | 3E | | | (S2)←(A) | | | JdN | MOV S <sub>n</sub> , #data | 9C data | 2/2 | move immeidate date to serial | (S0)←data | | | 11 7 | | 9D data | | I/O register | (S1)←data | | | ΥI | | 9E data | | | (S2)←data | | | ЕB | EN SI | 85 | 1/1 | enable serial I/O interrupt | | | | S | DISSI | 95 | 1/1 | disable serial I/O interrupt | | | | | NOP | 00 | 1/1 | no operation | | | | Note | Notes to Table 3. | | | | | | \* : 8, 9, A, B, C, D, E, F • : 0, 2, 4, 6, 8, A, C, E • : 1, 3, 5, 7, 9, B, D, F 1. PSW CY, AC affected 2. PSW CY 3. PSW PS affected 4. Execution of JTF and JNTF instructions resets the Timer Flag (TF). 5. PSW RBS affected 6. PSW SP<sub>0</sub>, SP<sub>1</sub>, SP<sub>2</sub> affected 7. (A) = 1111 P2.3, P2.2, P2,1, P2,0. 8. (S1) has a different meaning for read and write operation, see serial I/O interface. 9. Only for software-transfer from the MAB8021. MAB84X1 MAF84X1 MAF84AX1 FAMILY | | | | | | | second hexa | second hexadecimal chracter of opcode | ter of opo | apo | | | | | | | |----|------------------|------------------|-------------------|----------------|------------|--------------|---------------------------------------|------------|-------------|---|-----------------|-----------------|----------------|-----|-----| | - | | 1 2 | 3 4 | 4 | 5 | 9 | 5 6 7 | 6 8 | 6 | ٨ | 60 | U | ٥ | w | ш | | 0 | NOP | | ADD ADD | JMP<br>page 0 | EN - | JNTF | DEC A | 0 | IN A,Pp | 2 | | 0 | MOV A,Sn | | | | _ | INC @Rr | JB0<br>addr | ADDC<br>A, # data | CALL<br>page 0 | DIS I | JTF<br>addr | NC A | 0 | - | 2 | INC Rr | 4 | - 5 | 9 | 7 | | 2 | XCH A, @Rr | | MOV<br>A, # data | JMP<br>page 1 | FONT | JNTO | CLR A | 0 | | 2 | ХСН А,Rr<br> 3 | Rr<br>4 | <br>S | 9 | 7 | | 8 | XCHD A, @Rr | r JB1<br>addr | | CALL | DIS | JT0<br>addr | CPL A | 0 | OUTL Pp,A | 7 | | 0 | MOV Sn,A | 2 | | | 4 | ORL A, @Rr | <u> </u> | ORL<br>A, # data | JMP<br>page 2 | STRT | JNT1<br>addr | SWAP<br>A | 0 | - | 2 | ORL A,Rr | R 4 | <br>ro | 9 | 7 | | 2 | ANL A, @Rr | _ | ANL<br>A, # data | CALL<br>page 2 | STRT | JT1<br>addr | DA A | 0 | - | 2 | ANL A,Br | Ą | | 9 | 7 | | 9 | ADD A, @Rr | <del> </del> | | JMP<br>page 3 | STOP | | RRC A | 0 | 1 | 2 | ADD A,Rr | Ŗ | <br>-2 | 9 | 7 | | 7 | ADDC A, @Rr | <del> </del> | | CALL<br>page 3 | | | RR A | 0 | - | 2 | ADDC A,Rr | A,Rr | | 9 | 7 | | 80 | | | RET | JMP<br>page 4 | SI | | | OBL<br>0 | L Pp, #data | 2 | | | | | | | 6 | OUTL.<br>PO, A | JB4<br>addr | RETR | CALL<br>page 4 | DIS | JNZ | CLR C | O ANL | Pp, # data | 2 | | 0 | MOV Sn, # data | ata | | | 4 | MOV @Rr, A | | MOVP<br>A, @A | JMP<br>page 5 | SEL<br>MB2 | 1 | CPL C | 0 | - | 2 | MOV Rr, A | ۲,<br>A<br>4 | <br>R | 9 | 7 | | 60 | MOV @Rr, #data | data JB5<br>addr | JMPP | CALL<br>page 5 | SEL<br>MB3 | | | 0 | - | 2 | MOV R | MOV Rr, #data | | 9 | 7 | | O | DEC @Rr | _ | | JMP<br>page 6 | SEL<br>RB0 | JZ<br>addr | MOV<br>A, PSW | 0 | - | 2 | DEC Rr<br>3 | 4 | <br>5 | 9 | _ 7 | | | XBL A, @Br | JB6<br>addr | XRL<br>A, #data | CALL cage 6 | SEL<br>RB1 | | MOV<br>PSW, A | 0 | - | 2 | XRL A, Rr | я.<br>4 | <br>5 | 9 | 7 | | ш | DJNZ @Rr, addr | Jdr. | - | JMP<br>page 7 | SEL<br>MB0 | JNC | RL A | 0 | <u>-</u> | 2 | DJNZ Br, addr | kr, addr<br> 4 | 5 | 9 — | 7 | | ш | F MOV A, @Rr JB7 | JB7 | - | CALL | SEL | ၁ | RLC A | | | | MOV A, Rr | Ŗ, | | | | **■ 7110826 0074776 T94 ■** 2-26 Table 5 shows the additional MAB84X1 family instructions (including the five for serial I/O operation) that are not part of the MAB8048 instruction set. Table 5 MAB84X1 family instructions not in the MAB8048 instruction set | serial I/O | register | control | conditional branch | |--------------------------------------------------------------------------------------------------|---------------------------|--------------------|--------------------| | MOV A, S <sub>n</sub><br>MOV S <sub>n</sub> , A<br>MOV S <sub>n</sub> , #data<br>EN SI<br>DIS SI | DEC @Rr<br>DJNZ @Rr, addr | SEL MB2<br>SEL MB3 | JNTF addr | Table 6 shows the MAB8048 instructions omitted from the MAB84X1 family instruction set. Table 6 MAB8048 instructions not in the MAB84X1 family instruction set | data moves | flags | branch | control | |-------------------------------------------------------------------|--------------------------------------|------------------------------------|----------| | MOVX A, @R<br>MOVX @R, A<br>MOVP3 A, @A<br>MOVD A, P<br>MOVD P, A | CLR F0<br>CPL F0<br>CLR F1<br>CPL F1 | * JNI addr<br>JF0 addr<br>JF1 addr | ENTO CLK | | ANLD P, A<br>ORLD P, A | | * replaced by<br>JT0 JNT0. | | # **ABSOLUTE MAXIMUM RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Stress above those listed under 'Absolute maximum ratings' may cause permanent damage to the device. This is a stress rating only and functional operation of the device, at these, or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | parameter | symbol | min. | max. | unit | |---------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------|--------------------|----------------| | Input voltage on any pin with respect to ground (VSS) | VI | -0,5 | +7 | V | | Total power dissipation<br>SOT-117, 28-lead DIL<br>SOT-136, 28-lead DIL | P <sub>tot</sub> | | 1<br>0,6 | w<br>w | | Input/output current for all pins<br>except port 1<br>Input/output current for port 1 | II, IO<br>II, IO | - | 10 | mA<br>mA | | Storage temperature | T <sub>stg</sub> | -65 | +150 | oC | | Operating temperature<br>standard<br>extended<br>automotive | T <sub>amb</sub><br>T <sub>amb</sub><br>T <sub>amb</sub> | 0<br>-40<br>-40 | +70<br>+85<br>+110 | oC<br>oC<br>oC | Purchase of Philips' I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C-system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. ## DC CHARACTERISTICS $V_{CC}$ = 5 V (10%); $V_{SS}$ = 0 V; all voltages with respect to $V_{SS}$ unless otherwise specified | parameter | conditions | symbol | min. | max. | unit | |------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------|----------|---------------------------|----------------| | Supply current<br>MAB<br>MAF<br>MAF84A | 0 to + 70 °C<br>-40 to + 85 °C<br>-40 to + 110 °C | Icc<br>Icc<br>Icc | | 85<br>100<br>100 | mA<br>mA<br>mA | | Inputs | | | | | | | Input voltage LOW<br>(except P2.3 and SCLK) | | ViL | -0,5 | 0,8 | V | | Input voltage LOW (P2.3 and SCLK) | | V <sub>IL1</sub> | -0,5 | 1,5 | v | | Input voltage HIGH (all inputs except XTAL1, P2.3 and SCLK) | | VIH | 2 | V <sub>C</sub> C<br>+ 0,5 | v | | Input voltage HIGH<br>(XTAL1, P2,3 and SCLK) | | V <sub>IH1</sub> | 3,0 | V <sub>C</sub> C<br>+ 0,5 | v | | Outputs | | | | | | | Output voltage LOW (P0.0-P0.7) | I <sub>OL</sub> = 1,6 mA | VoL | _ | 0,45 | V | | Output voltage LOW<br>(P1.0—P1.7 for<br>8401/11/21/41/61)<br>Output voltage LOW<br>(P2.0—P2.2) | I <sub>OL12</sub> = 10 mA | VOL12 | _ | 1,0<br>0,45 | V | | Output voltage LOW | | .0.2 | | 0,10 | • | | (P2.3, SCLK) | IOL3 = 5 mA | V <sub>OL3</sub> | _ | 0,45 | ٧ | | Output voltage LOW<br>(non-standard pins of<br>bond-out versions) | I <sub>OL4</sub> = 0,4 mA | V <sub>OL4</sub> | _ | 0,45 | v | | Output voltage HIGH (all outputs unless open drain) | lou = 50 ×A | | 2.4 | - | ., | | Output leakage current | $I_{OH} = -50 \mu A$ $V_{SS} < V_I < V_{CC}$ | VOH<br>± IOL | 2,4<br>— | 10 | V<br>μA | ## AC CHARACTERISTICS (all versions except bond-out) $V_{CC} = 5 V \pm 10\%$ ; $V_{SS} = 0 V$ . | parameter | symbol | | min. | max. | unit | |------------|-----------------|-------------------------|--------|----------|------------| | Frequency | fXTAL · | MAB/MAF84X1<br>MAF84AX1 | 1 | 6<br>5 | MHz<br>MHz | | Cycle time | <sup>t</sup> CY | MAB/MAF84X1<br>MAF84AX1 | 5<br>6 | 30<br>30 | μs<br>μs | ## AC CHARACTERISTICS (bond-out versions) $V_{CC}$ = 5 V ± 10%; $V_{SS}$ = 0 V. | parameter | symbol | min. | max. | unit | |--------------------------------------------|------------------|------|------|------| | f <sub>CL</sub> = 6 MHz | | | | | | Control pulse duration PSEN (9CP) | tcc | 1,5 | 9 | μs | | Address to PSEN L set-up (1CP) | t <sub>AS</sub> | 167 | _ | ns | | Data to PSEN H set-up (1CP + 120 ns) | t <sub>DS</sub> | 600 | | ns | | Data hold time | tDR | 0 | _ | ns | | Address to data-in (10CP-t <sub>DS</sub> ) | t <sub>AD</sub> | - | 1,07 | μs | | Time from PSEN L to C1 (3CP) | tPC | 500 | _ | ns | | Time from INTA L to PSEN (3CP) | t <sub>IPO</sub> | 500 | _ | ns | | Time from INTA H to PSEN (6CP) | t <sub>IP1</sub> | 1 | - | μs | | HALT set-up to PSEN (15CP) | tHS | 2,5 | _ | μs | | HALT hold time from PSEN (3CP) | tHH | 500 | _ | ns | Note: CP = clock pulse. # T1 ZERO-CROSS CHARACTERISTICS $T_{amb}$ = 0 to + 70 °C; $V_{CC}$ = 5 V $\pm$ 10%, $V_{SS}$ = 0 V; $C_L$ = 80 pF | parameter | conditions | symbol | min. | max. | unit | |-----------------------------------------------------------------------|------------------------------------------------|-----------------------------------------|------|------------|---------| | Zero-cross detection<br>input (T1) peak-topeak<br>Zero-cross accuracy | AC coupled, $C = 1.0 \mu F$<br>50 Hz sine wave | V <sub>ZX(p-p)</sub><br>A <sub>ZX</sub> | 1 - | 3<br>± 135 | V<br>mV | | Zero-cross detection input frequency (T1) | | FZX | 0,05 | 1 | kHz | Fig. 15 Memory access timing MAB8401B/WP and I/O voltage parameters. Fig. 16 HALT timing MAB8401WP and I/O voltage parameters. Fig. 17 INTA timing MAB8401WP.